## ECONOLITE ASC/3-2070 LOGIC PROCESSOR PROGRAMMING DETAIL FOR LEADING PED INTERVAL (DELAYED GREEN)

#### (program controller as shown)

The following logic processor configuration holds the FYA's on signal heads 11, 41 and 51 red for the duration of the delayed green time (leading ped interval) when serving a ped call on the opposing through phase.

| 2. Fro                    | om Main Menu select 1. CONFIGURATION<br>om CONFIGURATION Submenu select 8. LO<br>rom the LOGIC PROCESSOR Submenu select                                              |                                                                                                   | 1. From<br>2. From<br>3. Fro                                   |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|                           | "1" IN THE LP# FIELD, PRESS 'ENTER', AND<br>AS SHOWN.                                                                                                                |                                                                                                   | ENABLE<br>THE CUR<br>TOGGLE<br>LOGIC S                         |
| LP#:<br>IF<br>AND<br>THEN | 1 COPY FROM: 1 ACTIVE: M (T/F)<br>PED ON PH WALK 2 IS ON<br>VEH GREEN ON PH 2 IS OFF<br>SIG SET OLP RED 1 ON<br>SIG SET OLP YELLOW 1 OFF<br>SIG SET OVLP GREEN 1 OFF | HOLD SIGNAL HEAD 11 FYA<br>RED DURING THE PHASE 2<br>DELAYED GREEN TIME<br>(LEADING PED INTERVAL) | LP 1-15<br>LP 16-3<br>LP 31-4<br>LP 46-6<br>LP 61-7<br>LP 76-9 |
|                           | "2" IN THE LP# FIELD, PRESS 'ENTER', AND<br>AS SHOWN.                                                                                                                |                                                                                                   |                                                                |
| LP#:<br>IF<br>AND<br>THEN | 2COPY FROM:2ACTIVE:M(T/F)PEDONPHWALK8ISONVEHGREENONPH8ISOFFSIGSETOLPRED4ONOFFSIGSETOLPYELLOW4OFFSIGSETOVLPGREEN4OFF                                                  | HOLD SIGNAL HEAD 41 FYA<br>RED DURING THE PHASE 8<br>DELAYED GREEN TIME<br>(LEADING PED INTERVAL) |                                                                |
| ELSE                      |                                                                                                                                                                      |                                                                                                   |                                                                |
|                           | "3" IN THE LP# FIELD, PRESS 'ENTER', AND<br>AS SHOWN.<br>3 COPY FROM: 3 ACTIVE: M (T/F)                                                                              |                                                                                                   |                                                                |

| LP#:       | 3   | COPY FROM:                                  | 3 | ACTIVE:     | м        | (T/F)              |
|------------|-----|---------------------------------------------|---|-------------|----------|--------------------|
| I F<br>AND |     | ON PH WALK<br>GREEN ON PH                   |   | 6<br>6      | S<br>  S | ON<br>OF F         |
| THEN       | SIG | SET OLP RED<br>SET OLP YELL<br>SET OVLP GRE |   | 3<br>3<br>3 |          | ON<br>OF F<br>OF F |
| ELSE       |     |                                             |   |             |          |                    |

HOLD SIGNAL HEAD 51 FYA RED DURING THE PHASE 6 DELAYED GREEN TIME (LEADING PED INTERVAL)

om Main Menu select 1. CONFIGURATION

om CONFIGURATION Submenu select 8. LOGIC PROCESSOR

rom the LOGIC PROCESSOR Submenu select 1. LOGIC STATEMENT CONTROL

LOGIC PROCESSOR STATEMENTS 1-4 BY POSITIONING RSOR OVER THE FIELDS SHOWN BELOW AND USING THE KEY TO ENABLE THEM .

### STATEMENT CONTROL 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 E E E . . . . . . . . . . . . . 30 . . . . . . . . . . . . . . . . .

| 1-45 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 6-60 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
| 1-75 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
| 6-90 | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • |
|      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

END PROGRAMMING

All channels must be programmed to flash red in controller for red-red flash operation as shown below. Notice "AUT" for all channels is programmed for RED.

2. From CONFIGURATION Submenu select 3. LOAD SW ASSIGN



| PROJECT REFERENCE NO. | SHEET NO. |
|-----------------------|-----------|
| U-6018                | Sig-12.4  |

# ECONOLITE ASC/3-2070 LOAD SWITCH ASSIGNMENT DETAIL

### (program controller as shown)

1. From Main Menu select 1. CONFIGURATION

| LD | SWITCH<br>PHASE<br>/OVLP | ASSI (<br>TYPE |   | [ MN<br>Y | ۸۱۱<br>G | ۱G<br>D | F<br>PWR | LASH<br>AUT | 1<br>TGR |
|----|--------------------------|----------------|---|-----------|----------|---------|----------|-------------|----------|
| 1  | 1                        | V              | • | •         | •        | +       | Α        | R           | х        |
| 2  | 2                        | V              | • | •         | •        | +       | А        | R           | •        |
| 3  | 3                        | V              | • | •         | •        | +       | А        | R           | Х        |
| 4  | 4                        | V              | • | •         | •        | +       | А        | R           | •        |
| 5  | 5                        | V              | • | •         | •        | _       | А        | R           | •        |
| 6  | 6                        | V              | • | •         | •        | _       | А        | R           | Х        |
| 7  | 7                        | V              | • | •         | •        | -       | А        | R           | •        |
| 8  | 8                        | V              | • | •         | •        | _       | А        | R           | Х        |
| 9  | 1                        | 0              | • | •         | •        | +       | А        | R           | Х        |
| 10 | 2                        | 0              | • | •         | •        | +       | А        | R           | Х        |
| 11 | 3                        | 0              | • | •         | •        | —       | А        | R           | •        |
| 12 | 4                        | 0              | • | •         | •        | -       | А        | R           | •        |
| 13 | 2                        | Р              | • | •         | •        | +       | А        | •           | •        |
| 14 | 4                        | Р              | • | •         | •        | —       | А        | •           | •        |
| 15 | 6                        | Р              | • | •         | •        | +       | А        | •           | •        |
| 16 | 8                        | Ρ              | • | •         | •        | -       | А        | •           | •        |
|    |                          |                |   |           |          |         |          |             |          |



| Electrical Deta<br>Final Design            | ſ                                                 | DOCUMENT NOT CONSIDERED<br>FINAL UNLESS ALL<br>SIGNATURES COMPLETED |                 |                                                                                              |  |
|--------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------|--|
| ELECTRICAL AND PROGRAMMING<br>DETAILS FOR: |                                                   | SEAL                                                                |                 |                                                                                              |  |
| total of NOBILITY ON SALES                 | SR 1162 (W<br>SR 4066 (Mod]<br>Division 7 Guilfor | <b>d)</b><br>rchdale                                                | SEAL<br>054 155 |                                                                                              |  |
| 1 Lons                                     | PLAN DATE: March 2025<br>PREPARED BY: AW Poole    | REVIEWED BY: ZM Espo                                                |                 | ARY M FSPONIE                                                                                |  |
| 750 N.Greenfield Pkwy.Garner.NC 27529      | REVISIONS                                         | INIT.                                                               | DATE            | Signed by:<br>Jachary M. Esposito<br>5647DD7684884587.URE DATE<br>SIG. INVENTORY NO. 07-2100 |  |