

| OUTPUT REFERENCE SCHEDULE                                                                                                                                                            |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| USE TO INTERPRET LOGIC PROCESSOR                                                                                                                                                     |  |
| OUTPUT 39 = Overlap D Red<br>OUTPUT 40 = Overlap D Yellow<br>OUTPUT 41 = Overlap D Green<br>OUTPUT 42 = Overlap C Red<br>OUTPUT 43 = Overlap C Yellow<br>OUTPUT 44 = Overlap C Green |  |
| OUTPUT 47 = Overlap B Red<br>OUTPUT 48 = Overlap B Yellow<br>OUTPUT 49 = Overlap B Green<br>OUTPUT 50 = Overlap A Red<br>OUTPUT 51 = Overlap A Yellow<br>OUTPUT 52 = Overlap A Green |  |

| PROJECT REFERENCE NO. | SHEET NO. |
|-----------------------|-----------|
| R - 5021              | Sig. 43.2 |

THIS ELECTRICAL DETAIL IS FOR THE SIGNAL DESIGN: 03-021575 DESIGNED: June 2017 SEALED: 9/10/2021 REVISED: N/A

