| LOAD RESISTOR INSTALLATION DETAIL<br>(install resistors as shown)                                                        |    |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| END PROGRAMMING                                                                                                          |    |  |  |  |  |
| LP 61-75                                                                                                                 | •  |  |  |  |  |
| LP 16-30                                                                                                                 | •  |  |  |  |  |
| LOGIC STATEMENT CONTROL<br>1 2 3 4 5 6 7 8 9 0 1 2 3<br>LP 1-15 E                                                        |    |  |  |  |  |
| ENABLE LOGIC PROCESSOR STATEMENTS 1-4 BY PO<br>The cursor over the fields shown below and<br>Toggle key to enable them . |    |  |  |  |  |
| 4. From the LOGIC PROCESSOR Submenu sele                                                                                 | c+ |  |  |  |  |
|                                                                                                                          |    |  |  |  |  |
| ELSE                                                                                                                     |    |  |  |  |  |
| IF PMT PREEMPT ACTIVE 5 IS OFF<br>THEN CTR OMIT PHASE 5 ON                                                               |    |  |  |  |  |
| LP#: 1 COPY FROM: 1 ACTIVE: M (T/F)                                                                                      |    |  |  |  |  |
| ENTER A "1" IN THE LP# FIELD, PRESS 'ENTER', AND<br>Program as shown.                                                    |    |  |  |  |  |
| 3. From the LOGIC PROCESSOR Submenu sele                                                                                 | c† |  |  |  |  |
| 2. From CONFIGURATION Submenu select 8.                                                                                  |    |  |  |  |  |
| 1. From Main Menu select 1. CONFIGURATIO                                                                                 | N  |  |  |  |  |
| (signal 51) for the duration of the normal phas<br>until preemt activating phase is called to                            | е  |  |  |  |  |
| <b>(program controller as sho</b><br>The following logic processor configuration omi                                     |    |  |  |  |  |
| DETAIL FOR PREEMPT                                                                                                       |    |  |  |  |  |

## ESSOR PROGRAMMING Y PHASE

ise 5 on FYA head e and at startup ate phase 5.

PROCESSOR

• LOGIC STATEMENTS

LOGIC FOR OMMITTING PHASE 5 AT STARTUP AND/OR WHEN NOT IN PREEMPT

## • LOGIC STATEMENT CONTROL

NING The

6 • • • •

## ECONOLITE ASC/3-2070 OVERLAP PROGRAMMING DETAIL (program controller as shown)

1. From Main Menu se

2. From CONTROLLER S

| Select         | ТMG  | VEH |
|----------------|------|-----|
| TMG V          | ЕН О | VLP |
| PROTE<br>OPPOS |      |     |
| FLASH          | ING  | ARR |
| DELAY<br>ACTIO |      |     |
|                |      |     |

| Select         | ТMG  | VEF |
|----------------|------|-----|
| TMG V          | ЕН О | VLP |
| PROTE<br>OPPOS |      |     |
| FLASH          | ING  | ARR |
| DELAY<br>ACTIO |      |     |



| U-5942                | Sig. 28.2 |
|-----------------------|-----------|
| PROJECT REFERENCE NO. | SHEET NO. |

| elect ( | 2. CONTROLLER                |
|---------|------------------------------|
| Submeni | u select 2. VEHICLE OVERLAPS |
|         |                              |
| OVE     | RLAP A                       |
| H OVLP  | [A] and 'PPLT FYA'           |
| ▷[A]    | TYPE: PPLT FYA               |
|         | N PHASE 1<br>PHASE 2         |
| ROW OUT | PUTCH9 ISOLATE               |
|         | AO.O CLEARANCEO.O<br>DISABLE |
| OVF     | Toggle Twice<br>V<br>RLAP C  |
|         | [C] and 'PPLT FYA'           |
| ••••[C] | TYPE: PPLT FYA               |
|         | N PHASE 5<br>PHASE 6         |
| ROW OUT | PUTCH11 ISOLATE              |
|         | AO.O CLEARANCEO.O<br>DISABLE |

END PROGRAMMING

THIS ELECTRICAL DETAIL IS FOR THE SIGNAL DESIGN: Ø1-Ø4Ø4 DESIGNED: MARCH 2018 SEALED: Ø8/21/2018 REVISED: N/A

|   | Electrical Detail -                        | Sheet 2                  | of 3       |                                    |                                  |               | DOCUMENT NOT CONSIDERED<br>FINAL UNLESS ALL<br>SIGNATURES COMPLETED              |
|---|--------------------------------------------|--------------------------|------------|------------------------------------|----------------------------------|---------------|----------------------------------------------------------------------------------|
|   | ELECTRICAL AND PROGRAMMING<br>DETAILS FOR: | US 1                     | 7-158 (N.  | Road S                             | treet                            | )             | SEAL                                                                             |
|   | Prepared for the Offices of:               | Division 1<br>PLAN DATE: | March 2018 | ial Driv<br>County<br>REVIEWED BY: | <b>V E</b><br>Elizabet<br>AJ Dav | :h City<br>is | SEAL<br>022516                                                                   |
| ' |                                            | PREPARED BY:             | DJ White   | REVIEWED BY:                       |                                  |               | M. M. MULLIN                                                                     |
| ; | 750 N.Greenfield Pkwy,Garner,NC 27529      |                          | REVISIONS  |                                    | INIT.                            | DATE          | DocuSigned by:<br>Lisa M. Moon<br>58CE558BD83D0421<br>SIG. INVENTORY NO. 01-0404 |